.. |
cpuid.dat
|
Added support for AMD RMPQUERY instruction.
|
2022-10-27 12:37:02 +03:00 |
flags.dat
|
Added support for UINTR, HRESET and AVX-VNNI instructions, as per Intel® Architecture Instruction Set Extensions Programming Reference 41 (October 2020).
|
2020-10-05 13:19:03 +03:00 |
modes.dat
|
Added support for TDX instructions, per https://software.intel.com/content/dam/develop/external/us/en/documents/intel-tdx-cpu-architectural-specification.pdf.
|
2020-09-10 11:06:20 +03:00 |
prefixes.dat
|
Initial commit.
|
2020-07-21 11:19:18 +03:00 |
table_0F_3A.dat
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
|
2022-10-04 12:22:59 +03:00 |
table_0F_38.dat
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
|
2022-10-04 12:22:59 +03:00 |
table_0F.dat
|
Added support for AMD RMPQUERY instruction.
|
2022-10-27 12:37:02 +03:00 |
table_3dnow.dat
|
Fixed https://github.com/bitdefender/bddisasm/issues/34, https://github.com/bitdefender/bddisasm/issues/35, https://github.com/bitdefender/bddisasm/issues/36 and https://github.com/bitdefender/bddisasm/issues/37.
|
2021-01-11 11:10:04 +02:00 |
table_base.dat
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
|
2022-10-04 12:22:59 +03:00 |
table_evex1.dat
|
Multiple changes
|
2021-07-08 12:40:39 +03:00 |
table_evex2.dat
|
Multiple changes
|
2021-07-08 12:40:39 +03:00 |
table_evex3.dat
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
|
2022-10-04 12:22:59 +03:00 |
table_evex5.dat
|
Multiple changes
|
2021-07-08 12:40:39 +03:00 |
table_evex6.dat
|
Multiple changes
|
2021-07-08 12:40:39 +03:00 |
table_fpu.dat
|
Fixed https://github.com/bitdefender/bddisasm/issues/34, https://github.com/bitdefender/bddisasm/issues/35, https://github.com/bitdefender/bddisasm/issues/36 and https://github.com/bitdefender/bddisasm/issues/37.
|
2021-01-11 11:10:04 +02:00 |
table_vex1.dat
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
|
2022-10-04 12:22:59 +03:00 |
table_vex2.dat
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
|
2022-10-04 12:22:59 +03:00 |
table_vex3.dat
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
|
2022-10-04 12:22:59 +03:00 |
table_xop.dat
|
Fixed RET with immediate - the immediate is not sign-extended.
|
2020-07-23 14:08:01 +03:00 |