BITDEFENDER\vlutas
|
ee6cdd6cb6
|
Switched to a more parsing-friendly format for the instructions database, where individual components are sepparated by a semicolon.
|
2023-02-09 10:54:45 +02:00 |
|
BITDEFENDER\vlutas
|
24665b0531
|
Switched from nil to n/a naming for absent operands, as it is more obvious.
|
2023-02-08 17:44:45 +02:00 |
|
BITDEFENDER\vlutas
|
9ba1e6a2f9
|
Added support for new Intel instructions, per Intel ISA extensions document #319433-046 (September 2022): PREFETCHITI, RAO-INT, CMPCCXADD, WRMSRNS, MSRLIST, AMX-FP16, AVX-IFMA, AVX-NE-CONVERT, AVX-VNNI-INT8.
Multiple minor fixes to existing instructions.
Moved x86 decoding tests in a separate directory & improved the test script.
|
2022-10-04 12:22:59 +03:00 |
|
Andrei Vlad LUTAS
|
9652450125
|
Added support for UINTR, HRESET and AVX-VNNI instructions, as per Intel® Architecture Instruction Set Extensions Programming Reference 41 (October 2020).
|
2020-10-05 13:19:03 +03:00 |
|
Andrei Vlad LUTAS
|
efe359b506
|
Typo fixes in the instruction tables.
Added a reference to the git repo in the documentation.
|
2020-07-21 16:38:09 +03:00 |
|
Andrei Vlad LUTAS
|
698ba367a1
|
Initial commit.
|
2020-07-21 11:19:18 +03:00 |
|