/* Trezor v2 boardloader linker script */ ENTRY(reset_handler) MEMORY { FLASH (rx) : ORIGIN = 0x0C004000, LENGTH = 48K SRAM1 (wal) : ORIGIN = 0x30000000, LENGTH = 768K - 0x100 BOOT_ARGS (wal) : ORIGIN = 0x300BFF00, LENGTH = 0x100 SRAM2 (wal) : ORIGIN = 0x300C0000, LENGTH = 64K SRAM3 (wal) : ORIGIN = 0x300D0000, LENGTH = 832K SRAM5 (wal) : ORIGIN = 0x301A0000, LENGTH = 832K SRAM6 (wal) : ORIGIN = 0x30270000, LENGTH = 0K /* 512K on U5G */ SRAM4 (wal) : ORIGIN = 0x38000000, LENGTH = 16K } main_stack_base = ORIGIN(SRAM2) + SIZEOF(.stack); /* 8-byte aligned full descending stack */ _sstack = ORIGIN(SRAM2); _estack = main_stack_base; /* used by the startup code to populate variables used by the C code */ data_lma = LOADADDR(.data); data_vma = ADDR(.data); data_size = SIZEOF(.data); /* used by the startup code to populate variables used by the C code */ sensitive_lma = LOADADDR(.sensitive); sensitive_vma = ADDR(.sensitive); sensitive_size = SIZEOF(.sensitive); /* used by the startup code to wipe memory */ sram1_start = ORIGIN(SRAM1); sram1_end = ORIGIN(SRAM1) + LENGTH(SRAM1); sram2_start = ORIGIN(SRAM2); sram2_end = ORIGIN(SRAM2) + LENGTH(SRAM2); sram3_start = ORIGIN(SRAM3); sram3_end = ORIGIN(SRAM3) + LENGTH(SRAM3); sram4_start = ORIGIN(SRAM4); sram4_end = ORIGIN(SRAM4) + LENGTH(SRAM4); sram5_start = ORIGIN(SRAM5); sram5_end = ORIGIN(SRAM5) + LENGTH(SRAM5); sram6_start = ORIGIN(SRAM6); sram6_end = ORIGIN(SRAM6) + LENGTH(SRAM6); /* reserve 256 bytes for bootloader arguments */ boot_args_start = ORIGIN(BOOT_ARGS); boot_args_end = ORIGIN(BOOT_ARGS) + LENGTH(BOOT_ARGS); SECTIONS { .vector_table : ALIGN(512) { KEEP(*(.vector_table)); } >FLASH AT>FLASH .text : ALIGN(4) { *(.text*); . = ALIGN(4); /* make the section size a multiple of the word size */ } >FLASH AT>FLASH .rodata : ALIGN(4) { *(.rodata*); . = ALIGN(4); /* make the section size a multiple of the word size */ } >FLASH AT>FLASH .data : ALIGN(4) { *(.data*); . = ALIGN(8); } >SRAM1 AT>FLASH /DISCARD/ : { *(.ARM.exidx*); } .bss : ALIGN(4) { *(.bss*); . = ALIGN(4); } >SRAM1 .buf : ALIGN(4) { *(.buf*); . = ALIGN(4); } >SRAM1 .stack : ALIGN(8) { . = 16K; /* Overflow causes UsageFault */ } >SRAM2 .sensitive : ALIGN(8) { *(.sensitive*); . = ALIGN(4); } >SRAM2 AT>FLASH .fb1 : ALIGN(4) { __fb_start = .; *(.fb1*); *(.gfxmmu_table*); *(.framebuffer_select*); . = ALIGN(4); } >SRAM3 .fb2 : ALIGN(4) { *(.fb2*); __fb_end = .; . = ALIGN(4); } >SRAM5 .boot_args : ALIGN(8) { *(.boot_command*); . = ALIGN(8); *(.boot_args*); . = ALIGN(8); } >BOOT_ARGS /* Hard-coded address for capabilities structure */ .capabilities 0x0C00FF00 : {KEEP(*(.capabilities_section))} }